GabrielTofvesson 41f95d2077 Added shift/rotate operations to ALU
Added callback/timeout module
Added pixel location output to VGA module
Fixed state management for RAM module
Lowered clock speed for circuit to 200MHz because 400MHz was unstable. NOTE: even 200MHz is quite unstable
2018-10-15 09:21:03 +02:00
2018-10-12 16:59:08 +02:00
2018-10-12 01:23:29 +02:00
2018-10-12 01:23:29 +02:00
2018-10-12 01:23:29 +02:00
2018-10-12 01:23:29 +02:00
2018-10-15 09:21:03 +02:00
2018-10-12 16:59:08 +02:00
2018-10-12 11:39:08 +02:00
2018-10-12 16:59:08 +02:00
2018-10-12 01:08:09 +02:00
2018-10-15 09:21:03 +02:00
2018-10-12 01:08:09 +02:00
2018-10-12 01:23:29 +02:00
2018-10-12 01:23:29 +02:00
2018-10-15 09:21:03 +02:00

FreeCPU

A CPU described in HDL for the Cyclone IV EP4CE6E22C8N

Description
A CPU described in HDL for the Cyclone IV EP4CE6E22C8N
Readme 72 KiB
Languages
Verilog 99.1%
Python 0.9%